No Major miner a.P. # Vivekanand College, Kolhapur (Empowered Autonomous) Department of Electronics Notice Date: 12.03.2024 All the **Major-Minor** students of B.Sc. I Electronics are hereby informed that their internal examination for Semester II will be conducted in offline mode as per given schedule. | Paper Code | Section title | Marks | Date | Time | |---------------------------|------------------------|-------|------------|-------------------| | DSC03ELE22/<br>MIN03ELE22 | Digital Electronics II | 10 | 26-03-2024 | 01:00 pm-02.00 pm | | DSC03ELE21/<br>MIN03ELE22 | Analog Electronics II | 10 | 27-03-2024 | 12:20 pm-1.10 pm | (Dr. C. B. Patil) HEAD DEPARTMENT OF ELECTRONICS VIVEKANAND COLLEGE, KOLHAPUR (EMPOWERED AUTONOMOUS) ### Shree Swami Vivekanand Shikshan Sanstha's ## VIVEKANAND COLLEGE, KOLHAPUR (EMPOWERED AUTONOMOUS) Class: B.Sc.-I, Semester-II, Internal Examination (2023-24) | Course | e code: DSC03ELE22 - M | IIN03ELE22 | Subject: Digital Electro | nics | |--------|---------------------------|-----------------------|------------------------------------|-------| | Time: | 01:10 pm to 02:00 pm | Marks: 10 | Date:-26/03/202 | 4 | | Q. | 1.Select the Correct alte | rnative | | [2M] | | 1. | If an S-R latch has a 1 o | n the S input and a | 0 on the R input the latch will be | | | | a) set b) reset | c) inva | lid d) Clear | | | 2. | Positive edge-triggered | flip-flop changes its | state when | | | | a) Low-to-high transition | n of clock | b)High-to-low transition of clos | k | | | c) Enable input (EN) is | set | d)Preset input (PRE) is set | | | Q.2 .A | ttempt any Two (Four m | ark each) | | [8 M] | | . 1. | Explain working of RS | Latch using NOR ga | ates | | | 2. | Explain working of D fl | ip-flop with suitable | e diagram and truth table. | | | 3. | Explain the race around | condition. How it is | s avoided? | | 4. Describe the working of JK flip flop with circuit diagram and truth table ## Vivekanand College, Kolhapur (Empowered Autonomous) Department of Electronics Notice Date: 15.03.2024 All the **Open Elective** students of B.Sc. I Electronics are hereby informed that their internal examination for Semester II will be conducted in offline mode as per given schedule. | Paper Code | Section title | Marks | Date | Time | |------------|---------------------------------------|-------|------------|-------------------| | OEC03ELE21 | Circuits<br>Fundamentals-II | 10 | 23-03-2024 | 01:00 pm-01.30 pm | | OEC03ELE22 | Semiconductor<br>Devices and Circuits | 10 | 23-03-2024 | 01:30 pm-02.00 pm | (Dr. C.B. Patil) HEAD DEPARTMENT OF ELECTRONICS VIVEKANAND COLLEGE, KOLHAPUR (EMPOWERED AUTONOMOUS) | Seat No. | | | | |----------|--|--|--| |----------|--|--|--| Ques. paper code ## VIVEKANAND COLLEGE, KOLHAPUR (EMPOWERED AUTONOMOUS) B.Sc. Part- I (Electronics) (SEM-I) Examination: Course Code and Name: OEC03ELF21: Circuit Fundamentals-II Day: Saturday Time: 12.00 pm to 12.30 pm Date: 23/03/2024 Marks: 10 #### Q. 1. Select correct alternative [1\*4=4] - Unit of capacitors capacitance is..... - a) Farad - b) volt - c) ampere - d) ohm - 2. Resistance for brown black yellow - a) 10k - b) 100k - c) 2k d) 3k - 3. In carbon composition resistor the last colour band of silver indicates ...... % tolerance - $(b) \pm 10$ - c)±20 - $d) \pm 40$ - Electrically operated switch is ......... - a) Transformer b) Relay c) Fuse - d)Inductor ### Q. 2 Solve any two [2\*3=6] - 1. Give the classification of Resister. - 2. Explain color code system of resister - 3. What is switch Explain in detail - 4. Explain with suitable diagram of Electromagnetic relay | Seat No. | | |----------|--| |----------|--| Ques. paper code ## VIVEKANAND COLLEGE, KOLHAPUR (EMPOWERED AUTONOMOUS) B.Sc. Part- I (Electronics) (SEM-I) Examination: Course Code and Name: OEC03ELE22: Semiconductor devices-II Day: Saturday Time: 12.30 pm to 01.00 pm Date: 23/03/2024 Marks: 10 | Q.1) Select Correct Alternative. | 04 | |---------------------------------------------------------------------|----| | i) Mostly used biasing method isbiased. | | | a) Fixed b) Collector to base c) Potential Divider d) none of these | | | ii) Operating point Q is shifted due to changes in | | | a) Temperature b) VBE & $\beta$ c) both a & b d) none of these | | | iii) FET iscontrolled device. | | | a) Current b) Voltage c) inductance d) none of these | | | iv)of the following is Normally in OFF state. | | | a) D- MOSFET b) E- MOSFET c) JFET d) none of these | | | Q.2) Attempt any Two | 6 | | 1) What is biasing? Explain need of biasing | | | <ol><li>What is thermal Runway? Define stability factors.</li></ol> | | | 3) Compare BJT and FET | |